Part Number Hot Search : 
1A051 74HC5 2SD24 5TRPBF ADTR2 RT1P237 SK12BG30 ETF02
Product Description
Full Text Search
 

To Download CAT28F010 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 CAT28F010
1 Megabit CMOS Flash Memory FEATURES
s Fast Read Access Time: 70/90/120 ns s Low Power CMOS Dissipation:
Licensed Intel second source
s Commercial, Industrial and Automotive
Temperature Ranges
s On-Chip Address and Data Latches s JEDEC Standard Pinouts:
-Active: 30 mA max (CMOS/TTL levels) -Standby: 1 mA max (TTL levels) -Standby: 100 A max (CMOS levels)
s High Speed Programming:
-10 s per byte -2 Sec Typ Chip Program
-32-pin DIP -32-pin PLCC -32-pin TSOP (8 x 20)
s 100,000 Program/Erase Cycles s 10 Year Data Retention s Electronic Signature
s 0.5 Seconds Typical Chip-Erase s 12.0V
5% Programming and Erase Voltage
s Stop Timer for Program/Erase
DESCRIPTION
The CAT28F010 is a high speed 128K x 8-bit electrically erasable and reprogrammable Flash memory ideally suited for applications requiring in-system or after-sale code updates. Electrical erasure of the full memory contents is achieved typically within 0.5 second. It is pin and Read timing compatible with standard EPROM and E2PROM devices. Programming and Erase are performed through an operation and verify algorithm. The instructions are input via the I/O bus, using a two write cycle scheme. Address and Data are latched to free the I/O bus and address bus during the write operation. The CAT28F010 is manufactured using Catalyst's advanced CMOS floating gate technology. It is designed to endure 100,000 program/erase cycles and has a data retention of 10 years. The device is available in JEDEC approved 32-pin plastic DIP, 32-pin PLCC or 32-pin TSOP packages.
I/O0-I/O7
BLOCK DIAGRAM
I/O BUFFERS ERASE VOLTAGE SWITCH
WE
COMMAND REGISTER
PROGRAM VOLTAGE SWITCH
CE, OE LOGIC
DATA LATCH
SENSE AMP
CE OE
ADDRESS LATCH
Y-GATING Y-DECODER 1,048,576 BIT MEMORY ARRAY
5108 FHD F02
A0-A16
X-DECODER
VOLTAGE VERIFY SWITCH
(c) 1998 by Catalyst Semiconductor, Inc. Characteristics subject to change without notice
1
Doc. No. 25005-0A 2/98 F-1
CAT28F010
PIN CONFIGURATION
DIP Package (P)
VPP A16 A15 A12 A7 A6 A5 A4 A3 A2 A1 A0 I/O0 I/O1 I/O2 VSS 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 VCC WE N/C A14 A13 A8 A9 A11 OE A10 CE I/O7 I/O6 I/O5 I/O4 I/O3
PIN FUNCTIONS
Pin Name A0-A16
PLCC Package (N)
A12 A15 A16 VPP VCC WE N/C
Type Input I/O Input Input Input
Function Address Inputs for memory addressing Data Input/Output Chip Enable Output Enable Write Enable Voltage Supply Ground Program/Erase Voltage Supply
I/O0-I/O7 CE
29 28 27 26 25 24 23 22 A14 A13 A8 A9 A11 OE A10 CE I/O7
4 3 2 1 32 31 30 A7 A6 A5 A4 A3 A2 A1 A0 I/O0 5 6 7 8 9 10 11 12
OE WE VCC VSS VPP
13 21 14 15 16 17 18 19 20
I/O1 I/O2 VSS I/O3 I/O4 I/O5 I/O6
5108 FHD F01
5108 FHD F01
TSOP Package (Standard Pinout 8mm x 20mm) (T)
A11 A9 A8 A13 A14 NC WE VCC VPP A16 A15 A12 A7 A6 A5 A4 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 OE A10 CE I/O7 I/O6 I/O5 I/O4 I/O3 VSS I/O2 I/O1 I/O0 A0 A1 A2 A3
TSOP Package (Reverse Pinout) (TR)
OE A10 CE I/O7 I/O6 I/O5 I/O4 I/O3 VSS I/O2 I/O1 I/O0 A0 A1 A2 A3 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 A11 A9 A8 A13 A14 NC WE VCC VPP A16 A15 A12 A7 A6 A5 A4
5108 FHD F14
Doc. No. 25005-0A 2/98 F-1
2
CAT28F010
ABSOLUTE MAXIMUM RATINGS*
Temperature Under Bias ................... -55C to +95C Storage Temperature ....................... -65C to +150C Voltage on Any Pin with Respect to Ground(1) ........... -2.0V to +VCC + 2.0V Voltage on Pin A9 with Respect to Ground(1) ................... -2.0V to +13.5V VPP with Respect to Ground during Program/Erase(1) .............. -2.0V to +14.0V VCC with Respect to Ground(1) ............ -2.0V to +7.0V Package Power Dissipation Capability (TA = 25C) .................................. 1.0 W Lead Soldering Temperature (10 secs) ............ 300C Output Short Circuit Current(2) ........................ 100 mA RELIABILITY CHARACTERISTICS Symbol NEND
(3)
*COMMENT
Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions outside of those listed in the operational sections of this specification is not implied. Exposure to any absolute maximum rating for extended periods may affect device performance and reliability.
Parameter Endurance Data Retention ESD Susceptibility Latch-Up
Min. 100K 10 2000 100
Max.
Units Cycles/Byte Years Volts mA
Test Method MIL-STD-883, Test Method 1033 MIL-STD-883, Test Method 1008 MIL-STD-883, Test Method 3015 JEDEC Standard 17
TDR(3) VZAP(3) ILTH(3)(4)
CAPACITANCE TA = 25C, f = 1.0 MHz Limits Symbol CIN
(3)
Test Input Pin Capacitance Output Pin Capacitance VPP Supply Capacitance
Min
Max. 6 10 25
Units pF pF pF
Conditions VIN = 0V VOUT = 0V VPP = 0V
COUT(3) CVPP
(3)
Note: (1) The minimum DC input voltage is -0.5V. During transitions, inputs may undershoot to -2.0V for periods of less than 20 ns. Maximum DC voltage on output pins is VCC +0.5V, which may overshoot to VCC + 2.0V for periods of less than 20ns. (2) Output shorted for no more than one second. No more than one output shorted at a time. (3) This parameter is tested initially and after a design or process change that affects the parameter. (4) Latch-up protection is provided for stresses up to 100 mA on address and data pins from -1V to VCC +1V.
3
Doc. No. 25005-0A 2/98 F-1
CAT28F010
D.C. OPERATING CHARACTERISTICS VCC = +5V 10%, unless otherwise specified. Limits Symbol ILI ILO ISB1 ISB2 ICC1 ICC2(1) ICC3(1) ICC4(1) IPPS IPP1 IPP2(1) IPP3(1) IPP4(1) VIL VILC VOL VIH VIHC VOH1 VOH2 VID IID(1) VLO Parameter Input Leakage Current Output Leakage Current VCC Standby Current CMOS VCC Standby Current TTL VCC Active Read Current VCC Programming Current VCC Erase Current VCC Prog./Erase Verify Current VPP Standby Current VPP Read Current VPP Programming Current VPP Erase Current VPP Prog./Erase Verify Current Input Low Level TTL Input Low Level CMOS Output Low Level Input High Level TTL Input High Level CMOS Output High Level TTL Output High Level CMOS A9 Signature Voltage A9 Signature Current VCC Erase/Prog. Lockout Voltage 2.5 2 VCC*0.7 2.4 VCC-0.4 11.4 13 200 -0.5 -0.5 Min. Max. 1 1 100 1 30 15 15 15 10 200 30 30 5 0.8 0.8 0.45 VCC+0.5 VCC+0.5 Unit A A A mA mA mA mA mA A A mA mA mA V V V V V V V V A V IOH = -2.5mA, VCC = 4.5V IOH = -400A, VCC = 4.5V A9 = VID A9 = VID IOL = 5.8mA, VCC = 4.5V Test Conditions VIN = VCC or VSS VCC = 5.5V, OE = VIH VOUT = VCC or VSS, VCC = 5.5V, OE = VIH CE = VCC 0.5V, VCC = 5.5V CE = VIH, VCC = 5.5V VCC = 5.5V, CE = VIL, IOUT = 0mA, f = 6 MHz VCC = 5.5V, Programming in Progress VCC = 5.5V, Erasure in Progress VCC = 5.5V, Program or Erase Verify in Progress VPP = VPPL VPP = VPPH VPP = VPPH, Programming in Progress VPP = VPPH, Erasure in Progress VPP = VPPH, Program or Erase Verify in Progress
Note: (1) This parameter is tested initially and after a design or process change that affects the parameter.
Doc. No. 25005-0A 2/98 F-1
4
CAT28F010
SUPPLY CHARACTERISTICS Limits Symbol VCC VPPL VPPH Parameter VCC Supply Voltage VPP During Read Operations VPP During Read/Erase/Program Min 4.5 0 11.4 Max. 5.5 6.5 12.6 Unit V V V
A.C. CHARACTERISTICS, Read Operation VCC = +5V 10%, unless otherwise specified. 28F010-70(8) JEDEC Standard Symbol Symbol Parameter tAVAV tELQV tAVQV tGLQV tAXQX tGLQX tELZX tGHQZ tEHQZ tWHGL(1) tRC tCE tACC tOE tOH tOLZ(1)(6) tLZ(1)(6) tDF(1)(2) tDF(1)(2) Read Cycle Time CE Access Time Address Access Time OE Access Time Output Hold from Address OE/CE Change OE to Output in Low-Z CE to Output in Low-Z OE High to Output High-Z CE High to Output High-Z Write Recovery Time Before Read 6 0 0 0 20 30 6 Min. Max. 70 70 70 28 0 0 0 20 30 6 28F010-90(7) 28F010-12(7) Min. Max. Min. Max. 90 90 90 35 0 0 0 30 40 120 120 120 50 Unit ns ns ns ns ns ns ns ns ns s
Figure 1. A.C. Testing Input/Output Waveform(3)(4)(5)
2.4 V INPUT PULSE LEVELS 0.45 V 0.8 V 2.0 V REFERENCE POINTS
Figure 2. Highspeed A.C. Testing Input/Output Waveform(3)(4)(5)
3.0 V INPUT PULSE LEVELS 0.0 V 1.5 V REFERENCE POINTS
5108 FHD F03
5108 FHD F03A
Testing Load Circuit (example)
1.3V 1N914
Testing Load Circuit (example)
1.3V 1N914
3.3K DEVICE UNDER TEST OUT CL = 100 pF CL INCLUDES JIG CAPACITANCE
5108 FHD F04
3.3K DEVICE UNDER TEST OUT CL = 30 pF CL INCLUDES JIG CAPACITANCE
5108 FHD F05
Note: (1) This parameter is tested initially and after a design or process change that affects the parameter. (2) Output floating (High-Z) is defined as the state where the external data line is no longer driven by the output buffer. (3) Input Rise and Fall Times (10% to 90%) < 10 ns. (4) Input Pulse Levels = 0.45V and 2.4V. For High Speed Input Pulse Levels 0.0V and 3.0V. (5) Input and Output Timing Reference = 0.8V and 2.0V. For High Speed Input and Output Timing Reference = 1.5V. (6) Low-Z is defined as the state where the external data may be driven by the output buffer but may not be valid. (7) For load and reference points, see Fig. 1 (8) For load and reference points, see Fig. 2
5
Doc. No. 25005-0A 2/98 F-1
CAT28F010
A.C. CHARACTERISTICS, Read Operation VCC = +5V 10%, unless otherwise specified. 28F010-70 \JEDEC Symbol tAVAV tAVWL tWLAX tDVWH tWHDX tELWL tWHEH tWLWH tWHWL tWHWH1(2) tWHWH2(2) tWHGL tGHWL tVPEL Standard Symbol Parameter tWC tAS tAH tDS tDH tCS tCH tWP tWPH Write Cycle Time Address Setup Time Address Hold Time Data Setup Time Data Hold Time CE Setup Time CE Hold Time WE Pulse Width WE High Pulse Width Program Pulse Width Erase Pulse Width Write Recovery Time Before Read Read Recovery Time Before Write VPP Setup Time to CE Min. Max 70 0 40 40 10 0 0 40 20 10 9.5 6 0 100 28F010-90 Min. Max. 90 0 40 40 10 0 0 40 20 10 9.5 6 0 100 28F010-12 Min. Max. Unit 120 0 40 40 10 0 0 40 20 10 9.5 6 0 100 ns ns ns ns ns ns ns ns ns s ms s s ns
ERASE AND PROGRAMMING PERFORMANCE (1) Parameter Chip Erase Time (3)(5) Chip Program Time (3)(4) 28F010-55 Min. Typ. Max. 0.5 2 10 12.5 28F010-70 Min. Typ. Max. 0.5 2 10 12.5 28F010-90 Min. Typ. Max 0.5 2 10 12.5 28F010-12 Min. Typ. Max. Unit 0.5 2 10 Sec
12.5 Sec
Note: (1) Please refer to Supply characteristics for the value of VPPH and VPPL. The VPP supply can be either hardwired or switched. If VPP is switched, VPPL can be ground, less than VCC + 2.0V or a no connect with a resistor tied to ground. (2) Program and Erase operations are controlled by internal stop timers. (3) `Typicals' are not guaranteed, but based on characterization data. Data taken at 25C, 12.0V VPP. (4) Minimum byte programming time (excluding system overhead) is 16 s (10 s program + 6 s write recovery), while maximum is 400 s/ byte (16 s x 25 loops). Max chip programming time is specified lower than the worst case allowed by the programming algorithm since most bytes program significantly faster than the worst case byte. (5) Excludes 00H Programming prior to Erasure.
Doc. No. 25005-0A 2/98 F-1
6
CAT28F010
FUNCTION TABLE(1) Pins Mode Read Output Disable Standby Signature (MFG) Signature (Device) Program/Erase Write Cycle Read Cycle WRITE COMMAND TABLE Commands are written into the command register in one or two write cycles. The command register can be altered only when VPP is high and the instruction byte is latched on the rising edge of WE. Write cycles also internally latch addresses and data required for programming and erase operations. Pins First Bus Cycle Mode Set Read Read Sig. (MFG) Read Sig. (Device) Erase Erase Verify Program Program Verify Reset Operation Write Write Write Write Write Write Write Write Address X X X X AIN X X X DIN 00H 90H 90H 20H A0H 40H C0H FFH Operation Read Read Read Write Read Write Read Write Second Bus Cycle Address AIN 00 01 X X AIN X X FFH DIN DOUT 20H DOUT DIN DOUT DOUT 31H B4H CE VIL VIL VIH VIL VIL VIL VIL VIL OE VIL VIH X VIL VIL VIH VIH VIL WE VIH VIH X VIH VIH VIL VIL VIH VPP VPPL X VPPL X X VPPH VPPH VPPH I/O DOUT High-Z High-Z 31H B4H DIN DIN DOUT A0 = VIL, A9 = 12V A0 = VIH, A9 = 12V See Command Table During Write Cycle During Write Cycle Notes
Note: (1) Logic Levels: X = Logic `Do not care' (VIH, VIL, VPPL, VPPH)
7
Doc. No. 25005-0A 2/98 F-1
CAT28F010
READ OPERATIONS
Read Mode A Read operation is performed with both CE and OE low and with WE high. VPP can be either high or low, however, if VPP is high, the Set READ command has to be sent before reading data (see Write Operations). The data retrieved from the I/O pins reflects the contents of the memory location corresponding to the state of the 17 address pins. The respective timing waveforms for the read operation are shown in Figure 3. Refer to the AC Read characteristics for specific timing parameters. Signature Mode The signature mode allows the user to identify the IC manufacturer and the type of device while the device resides in the target system. This mode can be activated in either of two ways; through the conventional method of applying a high voltage (12V) to address pin A9 or by sending an instruction to the command register (see Write Operations). The conventional mode is entered as a regular READ mode by driving the CE and OE pins low (with WE high), and applying the required high voltage on address pin A9 while all other address lines are held at VIL. A Read cycle from address 0000H retrieves the binary code for the IC manufacturer on outputs I/O0 to I/O7: CATALYST Code = 00110001 (31H) A Read cycle from address 0001H retrieves the binary code for the device on outputs I/O0 to I/O7. 28F010 Code = 1011 0100 (B4H) Standby Mode With CE at a logic-high level, the CAT28F010 is placed in a standby mode where most of the device circuitry is disabled, thereby substantially reducing power consumption. The outputs are placed in a high-impedance state.
Figure 3. A.C. Timing for Read Operation
POWER UP STANDBY DEVICE AND ADDRESS SELECTION OUPUTS ENABLED DATA VALID STANDBY POWER DOWN
ADDRESSES
ADDRESS STABLE tAVAV (tRC)
CE (E)
tEHQZt(DF)
OE (G)
tWHGL tGHQZ (tDF) tGLQV (tOE) tELQV (tCE) tGLQX (tOLZ) tELQX (tLZ) tAXQXt(OH)
WE (W)
HIGH-Z DATA (I/O)
tAVQV (tACC) OUTPUT VALID
HIGH-Z
28F010 F05
Doc. No. 25005-0A 2/98 F-1
8
CAT28F010
WRITE OPERATIONS
The following operations are initiated by observing the sequence specified in the Write Command Table. Read Mode The device can be put into a standard READ mode by initiating a write cycle with 00H on the data bus. The subsequent read cycles will be performed similar to a standard EPROM or E2PROM Read.
Signature Mode An alternative method for reading device signature (see Read Operations Signature Mode), is initiated by writing the code 90H into the command register while keeping VPP high. A read cycle from address 0000H with CE and OE low (and WE high) will output the device signature. CATALYST Code = 00110001 (31H) A Read cycle from address 0001H retrieves the binary code for the device on outputs I/O0 to I/O7. 28F010 Code = 1011 0100 (B4H)
Figure 4. A.C. Timing for Erase Operation
VCC POWER-UP & STANDBY SETUP ERASE COMMAND ERASE COMMAND ERASING ERASE VERIFY COMMAND ERASE VCC POWER-DOWN/ VERIFICATION STANDBY
ADDRESSES tWC tWC tAS CE (E) tCS tCH OE (G) tGHWL tWPH WE (W) tWP tDS HIGH-Z DATA (I/O) DATA IN = 20H tDH tDS tWP tDH tWP tDS tDH DATA IN = A0H tLZ tCE VCC 5.0V 0V VPP VPPH VPPL
28F010 F11
tWC tAH
tRC
tCH tCS
tCH
tEHQZ
tWHWH2
tWHGL
tDF
tOE tOLZ
tOH
DATA IN = 20H
VALID DATA OUT
tVPEL
9
Doc. No. 25005-0A 2/98 F-1
CAT28F010
Figure 5. Chip Erase Algorithm(1)
START ERASURE BUS OPERATION COMMAND COMMENTS
APPLY VPPH
VPP RAMPS TO VPPH (OR VPP HARDWIRED) ALL BYTES SHALL BE PROGRAMMED TO 00 BEFORE AN ERASE OPERATION INITIALIZE ADDRESS
PROGRAM ALL BYTES TO 00H
STANDBY
INITIALIZE ADDRESS
INITIALIZE PLSCNT = 0
PLSCNT = PULSE COUNT
WRITE ERASE SETUP COMMAND
WRITE
ERASE
ACTUAL ERASE NEEDS 10ms PULSE, DATA = 20H DATA = 20H
WRITE ERASE COMMAND
WRITE
ERASE
DATA = 20H
TIME OUT 10ms
WAIT
WRITE ERASE VERIFY COMMAND
WRITE
ERASE VERIFY
ADDRESS = BYTE TO VERIFY 40H; DATA = 20H; A0H STOPS ERASE OPERATION
TIME OUT 6s INCREMENT ADDRESS READ DATA FROM DEVICE NO DATA = FFH? YES NO LAST ADDRESS? YES WRITE READ COMMAND WRITE READ NO INC PLSCNT 1000 = 3000 ? YES STANDBY READ
WAIT
READ BYTE TO VERIFY ERASURE
COMPARE OUTPUT TO FF INCREMENT PULSE COUNT
DATA = 00H RESETS THE REGISTER FOR READ OPERATION VPP RAMPS TO VPPL (OR VPP HARDWIRED)
APPLY VPPL
APPLY VPPL
STANDBY
ERASURE COMPLETED
ERASE ERROR
Note: (1) The algorithm MUST BE FOLLOWED to ensure proper and reliable operation of the device.
5108 FHD F10
Doc. No. 25005-0A 2/98 F-1
10
CAT28F010
Erase Mode During the first Write cycle, the command 20H is written into the command register. In order to commence the erase operation, the identical command of 20H has to be written again into the register. This two-step process ensures against accidental erasure of the memory contents. The final erase cycle will be stopped at the rising edge of WE, at which time the Erase Verify command (A0H) is sent to the command register. During this cycle, the address to be verified is sent to the address bus and latched when WE goes low. An integrated stop timer allows for automatic timing control over this operation, eliminating the need for a maximum erase timing specification. Refer to AC Characteristics (Program/Erase) for specific timing parameters.
Erase-Verify Mode The Erase-verify operation is performed on every byte after each erase pulse to verify that the bits have been erased. Programming Mode The programming operation is initiated using the programming algorithm of Figure 7. During the first write cycle, the command 40H is written into the command register. During the second write cycle, the address of the memory location to be programmed is latched on the falling edge of WE, while the data is latched on the rising edge of WE. The program operation terminates with the next rising edge of WE. An integrated stop timer allows for automatic timing control over this operation, eliminating the need for a maximum program timing specification. Refer to AC Characteristics (Program/Erase) for specific timing parameters.
Figure 6. A.C. Timing for Programming Operation
PROGRAM VCC POWER-UP SETUP PROGRAM LATCH ADDRESS COMMAND & DATA VERIFY & STANDBY PROGRAMMING COMMAND PROGRAM VCC POWER-DOWN/ VERIFICATION STANDBY
ADDRESSES tWC tAS CE (E) tCS tCH OE (G) tGHWL tWPH WE (W) tWP tDS HIGH-Z DATA (I/O) DATA IN = 40H tDH tDS tWP tDH tWP tDS tDH DATA IN = C0H tLZ tCE VCC 5.0V 0V VPP VPPH VPPL
28F010 F08
tWC tAH
tRC
tCH tCS
tCH
tEHQZ
tWHWH1
tWHGL
tDF
tOE tOLZ
tOH
DATA IN
VALID DATA OUT
tVPEL
11
Doc. No. 25005-0A 2/98 F-1
CAT28F010
Figure 7. Programming Algorithm(1)
START PROGRAMMING BUS OPERATION
COMMAND
COMMENTS
APPLY VPPH
STANDBY
VPP RAMPS TO VPPH (OR VPP HARDWIRED)
INITIALIZE ADDRESS
INITIALIZE ADDRESS
PLSCNT = 0
INITIALIZE PULSE COUNT PLSCNT = PULSE COUNT
WRITE SETUP PROG. COMMAND
1ST WRITE CYCLE
WRITE SETUP
DATA = 40H
WRITE PROG. CMD ADDR AND DATA
2ND WRITE CYCLE
PROGRAM
VALID ADDRESS AND DATA
TIME OUT 10s
WAIT
WRITE PROGRAM VERIFY COMMAND
1ST WRITE CYCLE
PROGRAM VERIFY
DATA = C0H
TIME OUT 6s
WAIT
READ DATA FROM DEVICE NO VERIFY DATA ? YES INCREMENT ADDRESS NO LAST ADDRESS? YES WRITE READ COMMAND NO INC PLSCNT = 25 ? YES
READ
READ BYTE TO VERIFY PROGRAMMING
STANDBY
COMPARE DATA OUTPUT TO DATA EXPECTED
1ST WRITE CYCLE
READ
DATA = 00H SETS THE REGISTER FOR READ OPERATION VPP RAMPS TO VPPL (OR VPP HARDWIRED)
APPLY VPPL
APPLY VPPL
STANDBY
PROGRAMMING COMPLETED
PROGRAM ERROR
Note: (1) The algorithm MUST BE FOLLOWED to ensure proper and reliable operation of the device.
5108 FHD F06
Doc. No. 25005-0A 2/98 F-1
12
CAT28F010
Program-Verify Mode A Program-verify cycle is performed to ensure that all bits have been correctly programmed following each byte programming operation. The specific address is already latched from the write cycle just completed, and stays latched until the verify is completed. The Programverify operation is initiated by writing C0H into the command register. An internal reference generates the necessary high voltages so that the user does not need to modify VCC. Refer to AC Characteristics (Program/ Erase) for specific timing parameters. Abort/Reset An Abort/Reset command is available to allow the user to safely abort an erase or program sequence. Two consecutive program cycles with FFH on the data bus will abort an erase or a program operation. The abort/ reset operation can interrupt at any time in a program or erase operation and the device is reset to the Read Mode.
POWER UP/DOWN PROTECTION
The CAT28F010 offers protection against inadvertent programming during VPP and VCC power transitions. When powering up the device there is no power-on sequencing necessary. In other words, VPP and VCC may power up in any order. Additionally VPP may be hardwired to VPPH independent of the state of VCC and any power up/down cycling. The internal command register of the CAT28F010 is reset to the Read Mode on power up.
POWER SUPPLY DECOUPLING
To reduce the effect of transient power supply voltage spikes, it is good practice to use a 0.1F ceramic capacitor between VCC and VSS and VPP and VSS. These high-frequency capacitors should be placed as close as possible to the device for optimum decoupling.
Figure 8. Alternate A.C. Timing for Program Operation
PROGRAM VCC POWER-UP SETUP PROGRAM LATCH ADDRESS COMMAND & DATA VERIFY & STANDBY PROGRAMMING COMMAND PROGRAM VCC POWER-DOWN/ VERIFICATION STANDBY
ADDRESSES tWC tAVEL WE (W) (E) tWLEL tEHWH OE (G) tGHEL CE (E) (W) tEHDX DATA IN = 40H tELEH tDVEH DATA IN tELEH tEHDX tDVEH DATA IN = C0H tLZ tCE VCC 5.0V 0V VPP VPPH VPPL
28F010 F10
tWC tELAX
tRC
tWLEL
tEHWH tWLEL
tEHWH
tEHQZ
tEHEH tEHEL
tEHGL
tDF
tDVEH HIGH-Z DATA (I/O)
tOE tEHDX tOLZ
tOH
VALID DATA OUT
tVPEL
13
Doc. No. 25005-0A 2/98 F-1
CAT28F010
A.C. CHARACTERISTICS, Read Operation VCC = +5V 10%, unless otherwise specified. 28F010-70 JEDEC Symbol tAVAV tAVEL tELAX tDVEH tEHDX tEHGL tGHEL tWLEL tEHWH tELEH tEHEL tVPEL Standard Symbol Parameter tWC tAS tAH tDS tDH tWS
-
28F010-90 Min. 90 0 40 40 10 0 0 0 0 40 20 100 Max
28F010-12 Min. Max. Unit 120 0 40 40 10 0 0 0 0 40 20 100 ns ns ns ns ns s s ns ns ns ns ns
Min. 70 0 40 40 10 0 0 0 0 40 20
Max
Write Cycle Time Address Setup Time Address Hold Time Data Setup Time Data Hold Time Write Recovery Time Before Read Read Recovery Time Before Write WE Setup time Before CE WE Hold Time After CE Write Pulse Width Write Pulse Width High
tCP tCPH -
VPP Setup Time to CE Low 100
ORDERING INFORMATION
Prefix CAT Device # 28F010 N Suffix I -90 T
Product Number
Temperature Range Blank = Commercial (0C to +70C) I = Industrial (-40C to +85C) A = Automotive (-40C to +105C)* Package N: PLCC P: PDIP T: TSOP (8mmx20mm) TR: TSOP (Reverse Pinout)
Tape & Reel T: 500/Reel
Optional Company ID
Speed 70: 70ns 90: 90ns 12: 120ns
28F010 F12
* -40 to +125 is available upon request.
Note: (1) The device used in the above example is a CAT28F010NI-90T(PLCC, Industrial Temperature, 90 ns access time, Tape & Reel).
Doc. No. 25005-0A 2/98 F-1
14


▲Up To Search▲   

 
Price & Availability of CAT28F010

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X